DocumentCode :
3717077
Title :
Chip-independent Error Correction in main memories
Author :
Mehrtash Manoochehri;Michel Dubois
Author_Institution :
Department of Electrical Engineering, University of Southern California, Los Angeles, USA
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
181
Lastpage :
188
Abstract :
Main memory reliability is an important concern in today´s computer systems. Error Correction Codes (ECCs) improve memory reliability but have high area and energy overheads. Furthermore, ECCs cannot be easily applied to memories with wide chips such as stacked memories. In this paper, we introduce a new low-overhead error correction scheme, which can easily be applied to DRAM memories with wide devices. The scheme is called Chip-Independent Error Correction (CIEC) because it is independent of the memory chip width. Our simulation results in the context of transient faults show that CIEC has only 4.5% energy overhead, 0.5% performance overhead, and 0.7% area overhead on the processor chip as compared to a non-ECC DIMM while its reliability is much higher than the reliability of non-ECC DIMMs.
Keywords :
"Reliability","Error correction codes","Memory management","Registers","Error correction","Computational modeling","Computers"
Publisher :
ieee
Conference_Titel :
Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS), 2015 International Conference on
Type :
conf
DOI :
10.1109/SAMOS.2015.7363674
Filename :
7363674
Link To Document :
بازگشت