DocumentCode :
3717079
Title :
Hardware task migration module for improved fault tolerance and predictability
Author :
Shyamsundar Venkataraman;Rui Santos;Akash Kumar;Jasper Kuijsten
Author_Institution :
Department of Electrical and Computer Engineering, National University of Singapore, Singapore
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
197
Lastpage :
202
Abstract :
Task migration has been applied as an efficient mechanism to handle faulty processing elements (PEs) in Multi-processor Systems-on-Chip (MPSoCs). However, current task migration solutions are either implemented or emulated in software, compromising intrinsically the predictability and degrading the system robustness. Moreover, the initial placement and mapping of the tasks in the MPSoC plays an important role in minimising the task migration overhead and overall system energy. This paper proposes a hardware-based task migration scheme for MPSoC systems, offering better predictability as well as an improved method of fault tolerance. The proposed scheme intelligently generates an initial placement for the tasks with improved fault tolerance and stores these mappings on a hash map, which is looked up at run-time as and when faults occur. Compared with the state-of-the-art, our scheme performs up to 1500× faster task migration without any significant overheads.
Keywords :
"Computer architecture","Fault tolerance","Fault tolerant systems","Software","Computational modeling","Hardware","Multimedia communication"
Publisher :
ieee
Conference_Titel :
Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS), 2015 International Conference on
Type :
conf
DOI :
10.1109/SAMOS.2015.7363676
Filename :
7363676
Link To Document :
بازگشت