DocumentCode :
3717527
Title :
Area and power savings via buffer reorganization in asymmetric 3D-NoCs for heterogeneous 3D-SoCs
Author :
Jan Moritz Joseph;Christopher Blochwitz;Thilo Pionteck;Alberto Garc?a-Ortiz
Author_Institution :
Universit?t zu L?beck, Institute of Computer Engineering, 23562, Germany
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, optimizations for asymmetric Network-on-Chip (NoC) router architectures are proposed for heterogeneous 3D-System-on-Chips (SoCs). The optimizations cover buffer reorganization among dies and focus on power and area savings. The architectures are compared to conventional, symmetric routers on the bases of synthesizable RTL models. Area savings of 8.3% and power savings of 5.4% for link buffers are achieved while accepting a minor average system performance loss of 2.1% in simulations. We thereby demonstrate the potentials of asymmetric NoC designs for heterogeneous 3D-SoCs.
Keywords :
"Clocks","Power demand","Pipelines","Optimization","Computer architecture","Silicon","Standards"
Publisher :
ieee
Conference_Titel :
Nordic Circuits and Systems Conference (NORCAS): NORCHIP & International Symposium on System-on-Chip (SoC), 2015
Type :
conf
DOI :
10.1109/NORCHIP.2015.7364370
Filename :
7364370
Link To Document :
بازگشت