DocumentCode :
3719800
Title :
Hardware implementation of a soft cancellation decoder for polar codes
Author :
Guillaume Berhault;Camille Leroux;Christophe Jego;Dominique Dallet
Author_Institution :
IMS lab., University of Bordeaux, Bordeaux INP, CNRS UMR 5218, 351 Cours de la Lib?ration, 33400 Talence, France
fYear :
2015
Firstpage :
1
Lastpage :
8
Abstract :
Polar Codes can provably achieve the capacity of discrete memoryless channels. In order to make practical, it is necessary to propose efficient hardware decoder architectures. In this paper, the first hardware decoder architecture implementing the Soft-output CANcellation (SCAN) decoding algorithm, is presented. This decoder was implemented on Field Programmable Gate Array (FPGA) devices. The proposed architecture is parametrizable for any number of iterations without adding hardware complexity. The SCAN decoder architecture is compared to another soft-output decoder that implements a Belief Propagation (BP) algorithm. The SCAN decoder can reach a higher throughput than a BP decoder, with a lower memory footprint. Moreover, only one iteration with the SCAN algorithm leads to better decoding performance than 50 iterations of the BP algorithm.
Keywords :
"Decoding","Iterative decoding","Hardware","Encoding","Systematics","Computer architecture","Logic gates"
Publisher :
ieee
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2015 Conference on
Type :
conf
DOI :
10.1109/DASIP.2015.7367252
Filename :
7367252
Link To Document :
بازگشت