Title :
Parasitic Parameters Impacts Investigation on Soft Error Rate by a Circuit Level Framework
Author :
Weiguang Sheng;Zhongyuan Zhao;Zhigang Mao
Author_Institution :
Dept. of MicroNano Electron., Shanghai Jiao Tong Univ., Shanghai, China
Abstract :
In highly reliable CMOS integrated circuits, parasitic parameters have dramatic impacts on SER(soft error rate) estimation and affect the design decision. We proposed a circuit level SER characterization framework(ASSET-SPI) to evaluate the impacts by conducting statistical fault injection experiments automatically on the circuit spice netlist containing parasitic parameters. Experiments on ISCAS benchmark circuits(implemented in 180nm process) demonstrate ASSET-SPI is feasible for circuit level SER evaluation. While experiments on inverter chains(implemented in 180, 130 and 65nm process) show parasitic parameters introduce -2.95% to 19.82% variation on SER. The results remind us that parasitic parameters should be considered in design time SER evaluation to avoid over pessimistic/optimistic SER estimation and inappropriate design decision.
Keywords :
"Circuit faults","Inverters","Error analysis","Benchmark testing","Estimation","Logic gates","Electronic mail"
Conference_Titel :
Dependable Computing (PRDC), 2015 IEEE 21st Pacific Rim International Symposium on
DOI :
10.1109/PRDC.2015.14