Title :
Power-delay product minimization in high-performance fixed-width multiplier
Author :
G Ganesh Kumar;Subhendu K Sahoo
Author_Institution :
Department of Electrical and Electronics Engineering, BITS-Pilani, Hyderabad Campus, India, 500078
Abstract :
In this paper, we propose a parallel fixed-width multiplier design that receive two n-bit numbers and produce a n-bit product. To design the proposed fixed-width multiplier, three multiplication modules are used that can work as independent smaller-precision multiplications. In order to add the outputs of the multiplication modules, carry save adder and Brent-Kung adder is used which can further improve the performance of the design. Implementation results demonstrate that the proposed fixed-width multiplier with parallel multiplication modules achieve significant improvement in delay and power-delay product when compared with previous architectures.
Keywords :
"Adders","Arrays","Digital signal processing","Delays","Digital audio players","Logic gates"
Conference_Titel :
TENCON 2015 - 2015 IEEE Region 10 Conference
Print_ISBN :
978-1-4799-8639-2
Electronic_ISBN :
2159-3450
DOI :
10.1109/TENCON.2015.7372864