Title :
Comparative analysis of DOIND approach with and without body biasing for leakage reduction in domino logic circuits
Author :
Ambika Prasad Shah;Vaibhav Neema;Shreeniwas Daulatabad
Author_Institution :
Electronics & Telecommunication Engineering Department, IET- Devi Ahilya University, Indore- 452017, INDIA
Abstract :
As continue scaling down the transistor feature size subthreshold leakage current becomes major component of total power dissipation. This paper presents comparative analysis of different dynamic logic circuits for reducing subthreshold leakage current with improved performance in dynamic logic circuits. In this paper DOIND logic approach is proposed with and without body biasing of DOIND transistors for domino logic which reduces the leakage current with minimum delay penalty. Simulation is performed at 70 nm technology node for a different logic buffer using tanner EDA tool. Simulation results shows that reduction in leakage current by DOIND and reverse body biased (RBB) DOIND approaches are 89.72% and 89.35% respectively. Static power and energy for DOIND and RBB DOIND approaches are also improved by 45.46%, 37.07%, 45.28% and 8.66% respectively.
Keywords :
"Logic circuits","Clocks","Transistors","Leakage currents","Threshold voltage","Delays","Very large scale integration"
Conference_Titel :
Signal Processing, Computing and Control (ISPCC), 2015 International Conference on
DOI :
10.1109/ISPCC.2015.7375021