DocumentCode :
3725135
Title :
A new energy efficient two phase adiabatic logic for low power VLSI applications
Author :
Priyanka Sheokand;Garima Bhargave;Saumya Pandey;Jasdeep Kaur
Author_Institution :
Dept. of Electronics and Communication Engineering, IGDTUW, Delhi, India
fYear :
2015
Firstpage :
282
Lastpage :
285
Abstract :
This paper proposes a 4:1 Multiplexer circuit based on a new energy efficient two phase clocked adiabatic logic. Inverter based on the proposed technique has been compared with CMOS and PFAL (positive feedback adiabatic logic) based inverters. Results show significant power saving in the 10 to 200MHz range. The proposed multiplexer circuit dissipates 0.35μW power at a frequency of 10MHz and a load capacitance of 1fF. To verify the proposed circuit, TSPICE simulations were carried out using 90nm technology.
Keywords :
"Adiabatic","CMOS integrated circuits","Capacitance","Power dissipation","Frequency division multiplexing","Very large scale integration"
Publisher :
ieee
Conference_Titel :
Signal Processing, Computing and Control (ISPCC), 2015 International Conference on
Type :
conf
DOI :
10.1109/ISPCC.2015.7375041
Filename :
7375041
Link To Document :
بازگشت