DocumentCode :
3734601
Title :
Effects of capacitors non-idealities in un-even split-capacitor array SAR ADCs
Author :
Rafaella Fiorelli;?scar Guerra;Roc?o Del R?o;?ngel Rodr?guez-V?zquez
Author_Institution :
Instituto de Microelectr?nica de Sevilla, IMSE-CNM (CSIC/Universidad de Sevilla), Av. Am?rico Vespucio s/n, 41092, Spain
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper studies the effects of capacitors non-idealities in the performance of un-even split-capacitor SAR ADCs. Also, election of the m and l bits of MSB and LSB capacitors banks, respectively, is studied to reduce SAR errors. To exemplify and quantify the non-idealities, MOM capacitors are used. In particular, MOM layout parasitics and effective capacitors´ value is obtained with an electrical extraction tool using a flattened view of the MOM. Effects of capacitors layout placement in the SAR and their surroundings in the effective capacitance value are quantified. A quantitative study of a 10-bit un-even split-capacitor SAR is done for different combinations of m and l bits. Finally, a qualitative set of guidelines to choose the distribution of these bits is listed.
Keywords :
"Capacitors","Layout","Method of moments","Capacitance","Arrays","Nominations and elections","Metals"
Publisher :
ieee
Conference_Titel :
Design of Circuits and Integrated Systems (DCIS), 2015 Conference on
Type :
conf
DOI :
10.1109/DCIS.2015.7388595
Filename :
7388595
Link To Document :
بازگشت