DocumentCode :
3734850
Title :
Logical Effort model for CNFET circuits with CNTs variations
Author :
Muhammad Ali;Mohammad Ahmed;Malgorzata Chrzanowska-Jeske;James Morris
Author_Institution :
Department of Electrical and Computer Engineering, Portland State University, OR, USA
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
1218
Lastpage :
1221
Abstract :
Carbon Nano-Tube Field Effect Transistors (CNFETs) offer promising solutions beyond conventional CMOS FETs. CNFETs have higher current drive capability, ballistic transport, lesser power delay product and higher thermal stability. The delay evaluation in CNFETs may not be trivial due to additional CNFET specific parameters, such as number of tubes, pitch (spacing between the tubes) and the diameter of CNTs that determines current driving capability. Moreover, the initial presence of metallic tubes and their desired removal may result in non-uniform pitch distribution. This random pitch behavior depends on the percentage of metallic tubes and the removal technique deployed. The necessary removal of the metallic tube may have significant impact on the performance of the circuit. In this paper, we propose a closed-form model to capture the impact of metallic tubes and the removal techniques on the gate and circuit delay. The influence of CNT position in the tube array of the gate on the gate-delay is captured in Logical Effort (LE) model. Our model results in fairly accurate delay estimation with an average error 2% - 5% for set of tested CNFET circuits.
Keywords :
"Electron tubes","Capacitance","Logic gates","Integrated circuit modeling","CNTFETs","Inverters","Delays"
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO) , 2015 IEEE 15th International Conference on
Type :
conf
DOI :
10.1109/NANO.2015.7388848
Filename :
7388848
Link To Document :
بازگشت