DocumentCode :
3735266
Title :
Thermal modeling for FinFET NAND gate circuits using a multi-block reduced-order model
Author :
Ming-C. Cheng;Wangkun Jia;Brian T. Helenbrook
Author_Institution :
Dept. of Electrical & Computer Engineering, Clarkson University, Potsdam, NY 13699-5720, USA
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
An approach to thermal simulation of semiconductor ICs has been developed using a multi-block reduced-order model (ROM). The ROM projects the heat equation onto a functional space to represent the thermal solution using only a few degrees of freedom (DOF). The approach does not require any assumption on the physical geometry, dimensions, BCs or heat flow pathways. The developed approach is applied to a FinFET NAND gate circuit constructed using multiple blocks of a FinFET NAND gate. It is shown that the multi-block ROM approach is able to offer accurate thermal solution for a NAND IC subjected to power pulse excitations with large variations of pulse frequency, width, shape and time shift that substantially deviate from those used in the model construction. The approach offers accurate thermal solution as detailed as the detailed numerical simulation with a reduction in the numerical DOF by 5 to 6 orders of magnitude.
Keywords :
"Logic gates","Integrated circuit modeling","FinFETs","Eigenvalues and eigenfunctions","Mathematical model","Heating","Computational modeling"
Publisher :
ieee
Conference_Titel :
Thermal Investigations of ICs and Systems (THERMINIC), 2015 21st International Workshop on
Type :
conf
DOI :
10.1109/THERMINIC.2015.7389620
Filename :
7389620
Link To Document :
بازگشت