DocumentCode :
3735661
Title :
WiCkeD tool-based design method for divide-by-2 circuits with multiple loads
Author :
Agord de Matos Pinto;Raphael Ronald Noal Souza;Yuzo Iano;Leandro Tiago Manera
Author_Institution :
CITAR, Campinas, Brazil
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
This work describes an optimization tool-based design method for a Current Mode Logic CML divide-by-2 circuit embedded in a frequency synthesizer for RFID-protocol based transceiver implementation. Designed for driving multiple loads with asymmetric input capacitance to be driven at system level (through the PLL output frequency generation), the circuit was optimized for operation at lowest power consumption in a strict locking range (output frequency: 2.4 GHz to 2.475 GHz). By applying CMOSXFAB 0.18 μm technology, the schematic level design with subsequent optimization stage was performed at Virtuoso Analog Design Environment through MunEDA WiCkeD.
Keywords :
"Europe","Microelectronics","Packaging"
Publisher :
ieee
Conference_Titel :
Microelectronics Packaging Conference (EMPC), 2015 European
Type :
conf
Filename :
7390684
Link To Document :
بازگشت