Title :
FPGA-based H.264 Video Decoder in RTP payload format
Author :
Jennibeth F. Gatal;Edzel Raffi?an;John Imperial;Jefferson A. Hora
Author_Institution :
Microelectronics Lab, EECE Department, MSU-Iligan Institute of Technology, Philippines
Abstract :
This paper presents the implementation of a hardware-based H.264 Video Decoder employing real-time transport protocol (RTP). The supported video resolution is 176×144 at 30 fps. The hardware selected is the Lattice ECP3 FPGA at a frequency of 1.5 MHz. The FPGA process flow is used to validate the implementation. Cadence NC-Verilog tool is used for simulation and Lattice Diamond tool is used for Synthesis, Map, Place and Route and Static Timing Analysis. Place and Route result shows that 60% of the slices are utilized. Trace report shows that the maximum frequency of the system is 19.5 MHz.
Keywords :
"Decoding","Streaming media","Random access memory","Payloads","Real-time systems","Video coding","Buffer storage"
Conference_Titel :
Humanoid, Nanotechnology, Information Technology,Communication and Control, Environment and Management (HNICEM), 2015 International Conference on
DOI :
10.1109/HNICEM.2015.7393201