• DocumentCode
    3738262
  • Title

    Reconfigurable coprocessors synthesis in the MPEG-RVC domain

  • Author

    Carlo Sau;Luca Fanni;Paolo Meloni;Luigi Raffo;Francesca Palumbo

  • Author_Institution
    University of Cagliari, DIEE - Microelectronics Lab.
  • fYear
    2015
  • Firstpage
    1
  • Lastpage
    8
  • Abstract
    Flexibility and high efficiency are common design drivers in the embedded systems domain. Coarse-grained reconfigurable coprocessors can tackle these issues, but they suffer of complex design, debugging and applications mapping problems. In this paper, we propose an automated design flow that aids developers in design and managing coarse-grained reconfigurable coprocessors. It provides both the hardware IP and the software drivers, featuring two different levels of coupling with the host processor. The presented solution has been tested on a JPEG codec, targeting a commercial Xilinx Virtex-5 FPGA.
  • Keywords
    "Coprocessors","Transform coding","Kernel","Hardware design languages","Hardware","Acceleration","Libraries"
  • Publisher
    ieee
  • Conference_Titel
    ReConFigurable Computing and FPGAs (ReConFig), 2015 International Conference on
  • Type

    conf

  • DOI
    10.1109/ReConFig.2015.7393351
  • Filename
    7393351