DocumentCode :
3738422
Title :
Modeling and analysis of DLLs for locking and jitter based on Simulink
Author :
Chen Yang; Li Wenyuan
Author_Institution :
Institute of RF-&OE-ICs, Southeast University, Nanjing, 210096, China
fYear :
2015
Firstpage :
146
Lastpage :
150
Abstract :
This paper presents a behavioral modeling and simulation for delay-locked loops (DLLs) based on MATLAB Simulink. The fast locking time and output jitter performance of DLLs are analyzed in the model. Through systematical simulation in MATLAB Simulink, it can be achieved that the locking time is determined by current of Charge pump and filter capacitor. This paper introduces the equations related to output jitter from noise sources (input reference clock, phase frequency detector, charge pump and voltage-controlled delay line) for stage numbers, loop bandwidth, noise intensity and reset time. Furthermore the model is applied to verify these equations for analyzing output jitter and provides the design considerations for optimizing circuit performance.
Keywords :
"Phase frequency detector","Mathematical model","MATLAB","Jitter","Analytical models","Voltage-controlled oscillators"
Publisher :
ieee
Conference_Titel :
Circuits and Systems Symposium (ICSyS), 2015 IEEE International
Type :
conf
DOI :
10.1109/CircuitsAndSystems.2015.7394083
Filename :
7394083
Link To Document :
بازگشت