Title :
A heuristic approach towards the designs of digital logic circuits in Built-In Test environment with optimal solution
Author :
A. Ahmad;S. Ahmad;D. Al-Abri;T. Jamil;M. A. K. Rizvi
Author_Institution :
Department of Electrical and Computer Engineering, College of Engineering, Sultan Qaboos University, Muscat, Sultanate of Oman
fDate :
7/1/2015 12:00:00 AM
Abstract :
In today´s world Built-In Test is the necessity for the designs of digital logic circuits. However, providing solutions with such concept requires cumbersome and typical procedures of designs and because of this majority of the design go without incorporating the features of Built-In Test in the designs. The design procedures further aggravates if optimal design is needed. Hence, in view of this, an idea of a heuristic approach towards the designs of digital logic circuits in Built-In Test environment with optimal solution is proposed through this paper.
Keywords :
"Circuit faults","Discrete Fourier transforms","Indexes","Gold","Logic gates","Large scale integration","Controllability"
Conference_Titel :
Computing, Communication and Networking Technologies (ICCCNT), 2015 6th International Conference on
DOI :
10.1109/ICCCNT.2015.7395238