DocumentCode :
3740038
Title :
Reliability degradation in the scope of aging ? From physical to system level
Author :
Hussam Amrouch;Jorg Henkel
Author_Institution :
Karlsruhe Institute of Technology (KIT), Chair for Embedded Systems (CES), Karlsruhe, Germany
fYear :
2015
Firstpage :
9
Lastpage :
12
Abstract :
Advances in technology have paved the way for making embedded on-chip systems ubiquitous in our daily life. Unfortunately, compared to previous generations, the current nano-CMOS era introduces reliability challenges at an increased pace. As a matter of fact, technology scaling is reaching its limits where certain aspects endanger the correct functionality of hardware/software on-chip systems. They have been enumerated by the International Technology Roadmap for Semiconductors (ITRS). Of these aspects, aging effects are at the forefront and thus there is an indispensable need to increase the reliability of on-chip systems with respect to them. Despite the fact that aging effects originate from the physical level, they are spatially and temporally driven by the running workloads at the system level. Importantly, aging effects may propagate through different levels, from the physical all the way up to the system level, to ultimately have a deleterious impact there and degrade the reliability of the entire system. Therefore, investigating the aging-induced reliability degradations from the physical level to system level is inevitable.
Keywords :
"Aging","Stress","Transistors","Degradation","Registers","Integrated circuit reliability"
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (IDT), 2015 10th International
Type :
conf
DOI :
10.1109/IDT.2015.7396727
Filename :
7396727
Link To Document :
بازگشت