DocumentCode :
3740055
Title :
Aging and leakage tradeoff in VLSI circuits
Author :
Hao Luo;Mehrdad Nourani
Author_Institution :
Department of Electrical Engineering, The University of Texas at Dallas, Richardson, TX 75080
fYear :
2015
Firstpage :
106
Lastpage :
111
Abstract :
Bias Temperature Instability (BTI) has become a serious reliability issue for digital circuits. BTI-induced transistor aging degrades transistor performance over time and may eventually induce circuit failure due to timing variations. The leakage power dissipation is another concern as technology scales. While multiple Vth and pin reordering are know as to reduce power leakage, both methods would affect transistor aging. In this paper, we propose an integer linear programming (ILP) based method to optimize VLSI circuits by considering aging-leakage tradeoff. The experimental results show up to 84% leakage power saving within the delay degradation constraint.
Keywords :
"Logic gates","Delays","Degradation","Threshold voltage","Aging","Transistors","Optimization"
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (IDT), 2015 10th International
Type :
conf
DOI :
10.1109/IDT.2015.7396745
Filename :
7396745
Link To Document :
بازگشت