DocumentCode :
3740576
Title :
Reduced complexity architecture for integral image generation
Author :
Mohammad Amin Khorsandi;Nader Karimi
Author_Institution :
Dept. of Elect. & Comp. Engineering, Isfahan University of Technology, Iran
fYear :
2015
Firstpage :
80
Lastpage :
83
Abstract :
Integral image plays an important role in AdaBoost algorithm which uses Haar-like features. The calculation of integral image needs many accesses to memory and most of the required addresses are not sequential. In addition, its calculation is compute-intensive. In this paper we propose an approach for generating integral image to cope with none-sequential addresses by affine transforming input image and using a pipeline architecture to compute results in an improved way. This approach needs the lowest clock pulses for integral image generation and in addition, its architecture is improved and less complex.
Keywords :
"Heuristic algorithms","Clocks","Standards","Adders"
Publisher :
ieee
Conference_Titel :
Machine Vision and Image Processing (MVIP), 2015 9th Iranian Conference on
Electronic_ISBN :
2166-6784
Type :
conf
DOI :
10.1109/IranianMVIP.2015.7397509
Filename :
7397509
Link To Document :
بازگشت