Title :
Performance enhancement of junctionless nanowire FET with laterally graded channel doping and high-K spacers
Author :
Sanjeev Kumar Sharma;Balwinder Raj;Mamta Khosla
Author_Institution :
Department of ECE, National Institute of Technology, Jalandhar, India-144011
Abstract :
We propose the use of laterally graded channel doping and High-K Spacers positioned on both sides of gate oxide to improve the Performance and thereby, the scalability of Junctionless Nanowire Field Effect Transistors (JLNWFET). The performance parameters of the device considered in this study are ION/IOFF ratio, Drain-Induced Barrier Lowering (DIBL) and Sub Threshold Slope (SS). Using extensive 3-D TCAD simulations, we have analyzed that the OFF-state leakage, DIBL and SS can be reduced owing to the combined use of laterally graded-doping channel and High-k Spacers.
Keywords :
"Logic gates","Performance evaluation","Doping","MOSFET","Silicon","Electric fields"
Conference_Titel :
Consumer Electronics (GCCE), 2015 IEEE 4th Global Conference on
DOI :
10.1109/GCCE.2015.7398608