DocumentCode :
3742606
Title :
Compact model for vertical silicon nanowire based device simulation and circuit design
Author :
M. Sharma;S. Maheshwaram;Om. Prakash;A. Bulusu;A. K. Saxena;S. K. Manhas
Author_Institution :
Microelectronics & VLSI, E&CE Dept., Indian Institute of Technology Roorkee, Uttarakhand-247667, India
fYear :
2015
Firstpage :
107
Lastpage :
108
Abstract :
Verilog-A based unified compact model of silicon vertical nanowire FET is developed for circuit simulation, which includes: short channel, velocity saturation, mobility degradation, quantum mechanical effects and device parasitic. We include scalable TCAD calibrated parasitic resistance and capacitance models, which also consider device asymmetry due to vertical nanowire structure. The model shows excellent match with calibrated TCAD at device as well as circuit level for both long and short channel devices. Further, the model results underline the importance of parasitics on nanowire based circuit performance.
Keywords :
"Integrated circuit modeling","Semiconductor device modeling","Mathematical model","Silicon","Nanoscale devices","Circuit optimization","CMOS integrated circuits"
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2015 International
Type :
conf
DOI :
10.1109/ISOCC.2015.7401675
Filename :
7401675
Link To Document :
بازگشت