DocumentCode :
3742655
Title :
Failure bitmap compression method for 3D-IC redundancy analysis
Author :
Keewon Cho;Woosung Lee;Jooyoung Kim;Sungho Kang
Author_Institution :
Dept. of Electrical and Electronic Engineering, Yonsei University, Seoul, Korea
fYear :
2015
Firstpage :
335
Lastpage :
336
Abstract :
As the chance of memory faults has increased, many redundancy analysis (RA) techniques are widely used in order to gain a proper manufacturing yield. To find appropriate repair solutions, the external automatic test equipment (ATE) receives the faulty information and stores it into a 2-D failure bitmap. This paper presents a new failure bitmap compression method which utilizes modified run-length codes. The proposed idea can reduce hardware overhead of a failure bitmap while preserving all the faulty information that is needed to get optimal repair rate. Experimental results show that the proposed method can obtain more than 80% of reduction rate in the failure bitmap size.
Keywords :
"Binary codes","Redundancy","Circuit faults","Maintenance engineering","Hardware","Manufacturing","Automatic test equipment"
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2015 International
Type :
conf
DOI :
10.1109/ISOCC.2015.7401724
Filename :
7401724
Link To Document :
بازگشت