DocumentCode :
3746075
Title :
Novel ECC structure and evaluation method for NAND flash memory
Author :
Jiang Xiao-bo;Tan Xue-qing;Huang Wei-pei
Author_Institution :
School of Electronic and Information, South China University of Technology, Guangzhou, China
fYear :
2015
Firstpage :
100
Lastpage :
104
Abstract :
The evaluation of error correction code (ECC) for NAND flash memory is increasingly complicated by the increasing bit error rate in memory. The concept of error-free information capacity is proposed to evaluate the performance ECC of NAND flash memory. The new method simultaneously considers the capacity and reliability of NAND flash memory. Low-density parity-check (LDPC) codes with a medium code rate can improve the integrated performance of NAND flash memory in order of magnitudes. Observations provide guides for the development of ECC schemes in NAND flash memory in future. An ECC structure based on adaptive LDPC codes is also presented in this paper. The new structure achieves integrated performance of both capacity and reliability in NAND flash memory.
Keywords :
"Flash memories","Error correction codes","Channel models","Parity check codes","Reliability","Bit error rate","Encoding"
Publisher :
ieee
Conference_Titel :
System-on-Chip Conference (SOCC), 2015 28th IEEE International
Electronic_ISBN :
2164-1706
Type :
conf
DOI :
10.1109/SOCC.2015.7406921
Filename :
7406921
Link To Document :
بازگشت