DocumentCode :
3746102
Title :
Symmetric write operation for 1T-1MTJ STT-RAM cells using negative bitline technique
Author :
Hooman Farkhani;Ali Peiravi;Jens Kargaard Madsen;Farshad Moradi
Author_Institution :
Department of Electrical Engineering, Ferdowsi University of Mashhad, Mashhad, Iran
fYear :
2015
Firstpage :
215
Lastpage :
220
Abstract :
In this paper, a new write assist technique is proposed to improve the write characteristics of 1T-1MTJ STT-RAM bitcell through a symmetric write operation. This is done by applying a negative voltage to the bitline during write `1´ operation. The proposed technique is compared with the best previously proposed techniques. The simulation results using 65nm CMOS technology show that the proposed write assist technique results in 19% improvement in write energy compared to the boosted wordline technique. In addition, the proposed write assist technique leads to 12% and 48% reduction in the access transistor width compared with boosted wordline and balanced write techniques, respectively. Furthermore, the maximum voltage across the MTJ is reduced by 20% and 6% compared with boosted wordline and balanced write techniques, respectively.
Keywords :
"Transistors","Magnetic tunneling","Writing","Power demand","Reliability","Mathematical model","Resistance"
Publisher :
ieee
Conference_Titel :
System-on-Chip Conference (SOCC), 2015 28th IEEE International
Electronic_ISBN :
2164-1706
Type :
conf
DOI :
10.1109/SOCC.2015.7406948
Filename :
7406948
Link To Document :
بازگشت