DocumentCode :
3748068
Title :
First monolithic integration of Ge P-FETs and InAs N-FETs on silicon substrate: Sub-120 nm III-V buffer, sub-5 nm ultra-thin body, common raised S/D, and gate stack modules
Author :
Sachin Yadav;Kian-Hua Tan; Annie;Kian Hui Goh;Sujith Subramanian;Kain Lu Low;Nanyan Chen;Bowen Jia;Soon-Fatt Yoon;Gengchiau Liang;Xiao Gong;Yee-Chia Yeo
Author_Institution :
Department of Electrical and Computer Engineering, National University of Singapore (NUS), Singapore
fYear :
2015
Abstract :
The first monolithic integration of Ge p-FETs and InAs n-FETs on silicon substrate using a sub-120 nm III-V buffer technology is reported. A common digital etch process was developed to precisely control the etching of InAs and Ge, enabling the realization of Ge p-FETs and InAs n-FETs with a body thickness Tbody of below 5 nm and channel lengths LCH smaller than 200 nm. Other process modules such as common gate stack and contact processes were also employed. By comparing with other reports that co-integrated Si1-xGex p-FETs and InxGa1-xAs n-FETs on Si or Ge substrates, the Ge p-FETs and InAs n-FETs in this work achieve the highest drive current ION.
Keywords :
"Silicon","Logic gates","Substrates","Field effect transistors","Gallium arsenide","Metals","Buffer layers"
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2015 IEEE International
Electronic_ISBN :
2156-017X
Type :
conf
DOI :
10.1109/IEDM.2015.7409612
Filename :
7409612
Link To Document :
بازگشت