Title :
Advanced 3D Monolithic hybrid CMOS with Sub-50 nm gate inverters featuring replacement metal gate (RMG)-InGaAs nFETs on SiGe-OI Fin pFETs
Author :
V. Deshpande;V. Djara;E. O´Connor;P. Hashemi;K. Balakrishnan;M. Sousa;D. Caimi;A. Olziersky;L. Czornomaz;J. Fompeyrine
Author_Institution :
IBM Research GmbH Zurich Laboratory, Saumerstrasse 4, CH-8803 Ruschlikon, Switzerland
Abstract :
We demonstrate, for the first time, scaled hybrid inverters built in a 3D Monolithic (3DM) CMOS process featuring short-channel replacement metal gate (RMG) InGaAs-OI wide-fin/planar nFET top layer and SiGe-OI fin pFET bottom layer. We achieve state-of-the-art device integration, using raised source drain (RSD) on both levels and silicide on bottom pFETs. Bottom SiGe-OI pFETs are scaled down to sub-20 nm gate length (Lg) using a gate first (GF) flow, and top InGaAs nFETs scaled down to sub-50 nm Lg are fabricated using a RMG process. With an optimized thermal budget for the top InGaAs nFETs, we show that the 3D integration scheme does not degrade the performance of the bottom SiGe-OI pFETs. Finally, we demonstrate well-behaved integrated inverters with sub-50 nm Lg down to VDD = 0.25 V.
Keywords :
"Indium gallium arsenide","Fabrication","Logic gates","CMOS integrated circuits","Inverters","Annealing","Three-dimensional displays"
Conference_Titel :
Electron Devices Meeting (IEDM), 2015 IEEE International
Electronic_ISBN :
2156-017X
DOI :
10.1109/IEDM.2015.7409658