DocumentCode :
3748216
Title :
MTJ-based "normally-off processors" with thermal stability factor engineered perpendicular MTJ, L2 cache based on 2T-2MTJ cell, L3 and last level cache based on 1T-1MTJ cell and novel error handling scheme
Author :
K. Ikegami;H. Noguchi;S. Takaya;C. Kamata;M. Amano;K. Abe;K. Kushida;E. Kitagawa;T. Ochiai;N. Shimomura;D. Saida;A. Kawasumi;H. Hara;J. Ito;S. Fujita
Author_Institution :
Corporate R&D Center, Toshiba Corporation, Kawasaki Japan
fYear :
2015
Abstract :
MTJ-based cache memory is expected to reduce processor power significantly. However, write energy increases rapidly for high speed operation and considered not suited for lower level cache memory. In this work, we have developed L2 and L3 cache memory based on thermal stability factor engineered pMTJ with 2T-2MTJ and 1T-1MTJ memory cell and novel error handling scheme. These techniques reduce 75% energy with 2% performance overhead compared to SRAM-based l2 and L3 cache memory.
Keywords :
"Cache memory","Program processors","Thermal stability","Random access memory","Thermal factors","Computer architecture"
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2015 IEEE International
Electronic_ISBN :
2156-017X
Type :
conf
DOI :
10.1109/IEDM.2015.7409762
Filename :
7409762
Link To Document :
بازگشت