DocumentCode :
3748324
Title :
A study on the propagation times of loaded CMOS inverters
Author :
S?rgio Pires;M Dion?sio Rolo;Luis Nero Alves;Ernesto Martins
Author_Institution :
Dpt. Electr?nica, Telecomunica??es e Inform?tica, Universidade de Aveiro / Instituto de Telecomunica??es, Portugal
fYear :
2010
Firstpage :
184
Lastpage :
187
Abstract :
The CMOS inverter plays an important role in digital CMOS design. Digital CMOS components in general depend on optimization techniques that have been proposed taking as reference the CMOS inverter. CMOS inverter optimization is often based on the equilibrium of the propagation times. The factors that affect these propagation times are numerous, namely: transistor dimensions, loading conditions, Miller effect and second order effects potentiated by the scaling of the CMOS technology. This paper explores new perspectives on the matching of the CMOS inverter propagation times, due to nonlinear loading conditions. Theoretical and simulation evidence shows that, the propagation times depend on several loading parameters when the load is a similar inverter rather than a simple linear capacitor.
Keywords :
"Inverters","Capacitance","CMOS integrated circuits","Transistors","Loading","Logic gates","Load modeling"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (LASCAS), 2010 First IEEE Latin American Symposium on
Type :
conf
DOI :
10.1109/LASCAS.2010.7410241
Filename :
7410241
Link To Document :
بازگشت