Title :
A 20-Gb/s half-rate 4:1 multiplexer with multiphase clock architecture in 40-nm CMOS technology
Author :
Yaping Liu;Dengbao Liu;Sen Huang;Yao Li;Lin He;Yu-Kai Chou
Author_Institution :
USTC-MTK Joint Laboratory of High-Speed Integrated Circuits &
Abstract :
This paper presents a 20-Gb/s half rate 4:1 multiplexer (MUX) with multiphase clock (MPC) architecture in 40-nm CMOS technology. The MPC architecture employs quarter-rate four-phase clock generated by true phase single clock divider, which omits the phase adjuster and delay-matching buffers and thus reduces power consumption. Meanwhile, The MUX is implemented by purely digital circuits contributing to saving more power. The MUX is designed in 40-nm CMOS process with 1.1-V supply voltage. The simulation result demonstrates that data jitter is 4.1 ps peak-to-peak and the power consumption is only 4.86 mW. We also propose a new multiphase clock generator that achieves high frequency and consumes low power.
Keywords :
"Microwave circuits","Clocks","Solid state circuits","Topology","Generators","Hafnium"
Conference_Titel :
Microwave Conference (APMC), 2015 Asia-Pacific
Print_ISBN :
978-1-4799-8765-8
DOI :
10.1109/APMC.2015.7413363