DocumentCode :
375085
Title :
A non-sequential phase detector for PLL-based high-speed data/clock recovery
Author :
Tang, Yonghui ; Geiger, Randall L.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa State Univ., Ames, IA, USA
Volume :
1
fYear :
2000
fDate :
2000
Firstpage :
428
Abstract :
The Phase-Locked Loop (PLL) is a widely used block in data and clock recovery circuits. Phase detectors form a crucial part of the PLL. The requirements for phase detectors used in random data recovery are more stringent than the one used for clock recovery, especially at high-speed. This paper presents a new Phase Detector (PD) that can be used for high-speed random data/clock recovery. In contrast to most existing structures which are speed-limited by sequential logic circuits, it exploits the leading and lagging signals from the VCO which greatly simplifies the PD structure. Using the HSPICE simulator and HP 0.35 u standard CMOS process models, simulation results show that the PD can operate at 2 GHz over the 0°C to 100°C temperature range and over fast and slow process corners
Keywords :
CMOS digital integrated circuits; SPICE; digital phase locked loops; high-speed integrated circuits; phase detectors; synchronisation; voltage-controlled oscillators; 0 to 100 C; 0.35 micron; 2 GHz; HP CMOS process model; HSPICE simulator; VCO; clock recovery circuit; data recovery circuit; high-speed operation; nonsequential phase detector; phase-locked loop; CMOS process; Circuit simulation; Clocks; Detectors; Phase detection; Phase locked loops; Semiconductor device modeling; Sequential circuits; Temperature distribution; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings of the 43rd IEEE Midwest Symposium on
Conference_Location :
Lansing, MI
Print_ISBN :
0-7803-6475-9
Type :
conf
DOI :
10.1109/MWSCAS.2000.951675
Filename :
951675
Link To Document :
بازگشت