DocumentCode :
3751036
Title :
SRAM based longest prefix matching approach for multigigabit IP processing
Author :
Sanchita Saha Ray;Surajeet Ghosh;Bhaskar Sardar
Author_Institution :
Dept. of Information Technology, St. Thomas´ College of Engineering & Technology, Khidderpore, Kolkata, India
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
This paper proposes a novel hardware architecture based on static random access memory (SRAM) for longest prefix match (LPM) search scheme to achieve wire speed IP processing. The central idea of this architecture is to store the IP prefixes virtually in routing table. To virtually store IP prefixes, we reserve only a single bit per prefix irrespective of their lengths. The proposed architecture consumes single memory write cycle to store the IP prefixes those share common initial bits and also takes single memory read cycle for LPM search unlike conventional and existing LPM solutions. The read, write, update time complexity is O(1). This architecture exhibits LPM search time as approximately 1.25 ns and offers search throughput of 805.8 million-search/sec. The numerical results show that this architecture significantly reduces memory requirement, power consumption, and transistor-count/bit requirement.
Keywords :
"Routing","Random access memory","IP networks","Hardware","Computer aided manufacturing","Computer architecture","Throughput"
Publisher :
ieee
Conference_Titel :
Advanced Networks and Telecommuncations Systems (ANTS), 2015 IEEE International Conference on
Electronic_ISBN :
2153-1684
Type :
conf
DOI :
10.1109/ANTS.2015.7413624
Filename :
7413624
Link To Document :
بازگشت