• DocumentCode
    3752986
  • Title

    Improved controlled start-up stochastic LDPC decoder for efficient FPGA-based implementation

  • Author

    Ghania Zerari;Abderrezak Guessoum

  • Author_Institution
    LATSI Laboratory, Department of Electronics, University of Blida, Algeria
  • fYear
    2015
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    This paper introduces a new and an improved controlled start-up stochastic (CSS) architecture of Low-Density Parity-Check (LDPC) decoding, to implement fully parallel FPGA-based decoders. The developed architecture uses a new variable nodes structure with larger internal memory lengths, to improve the convergence, without significant additional field programmable gate array (FPGA) resource. To validate the advantage of the proposed approach, a medium (1024, 512) and short (200, 100) codes are implemented. The results of Xilinx Virtex-6 VLX240T FPGA shoes that the variable node internal memories lengths can be increased from 2-bit, used in CSS and Delayed Stochastic (DS) decoders, to 64-bit without addition resource.
  • Keywords
    "Decoding","Cascading style sheets","Field programmable gate arrays","Iterative decoding","Table lookup","Memory management"
  • Publisher
    ieee
  • Conference_Titel
    Electrical Engineering (ICEE), 2015 4th International Conference on
  • Type

    conf

  • DOI
    10.1109/INTEE.2015.7416861
  • Filename
    7416861