DocumentCode
375542
Title
New aspects in high-level specification, verification, and design of IT protocols
Author
Huemmer, Heinz-Dieter ; Geisselhardt, Walter
Author_Institution
EE Fac., Gerhard Mercator Univ., Duisburg, Germany
fYear
2001
fDate
2001
Firstpage
58
Lastpage
63
Abstract
Growing size and complexity of embedded systems, e.g. for telecommunication and multimedia, increases the demand for efficient, reliable, and comprehensive tools for support of the design process. Formal specification and verification at system level is the way a designer can keep track of a design. This paper tackles the problem to translate a formal specification into a behavioral VHDL model. Prerequisite is a design methodology applying synthesis tools like, e.g. SYNOPSYS, starting with a formal, verifiable specification in cTLA. The verified specification is converted into a behavioral VHDL simulation model which is input for the high level synthesis. Conversion details are demonstrated on an example of the well known Sliding Window Protocol. Future work aims at overcoming the problem to specify, a design in cTLA by using a restricted set of UML
Keywords
embedded systems; formal specification; formal verification; hardware description languages; high level synthesis; integrated circuit design; protocols; IT protocols; SYNOPSYS; Sliding Window Protocol; UML; behavioral VHDL model; cTLA; complexity; embedded systems; formal specification; high level synthesis; multimedia; verified specification; Circuits; Design methodology; Embedded system; Formal specifications; Humans; Logic design; Multimedia systems; Process design; Protocols; Unified modeling language;
fLanguage
English
Publisher
ieee
Conference_Titel
Integrated Circuits and Systems Design, 2001, 14th Symposium on.
Conference_Location
Pirenopolis
Print_ISBN
0-7695-1333-6
Type
conf
DOI
10.1109/SBCCI.2001.953004
Filename
953004
Link To Document