DocumentCode :
3761333
Title :
A Reliable Digitally Synthesizable Linear Drop-out Regulator Design for 14nm SOC
Author :
Pradipta Patra;Ramnarayanan Muthukaruppan;Sumedha Mangal
Author_Institution :
MIG-PEG, Intel Corp., Bangalore, India
fYear :
2015
Firstpage :
73
Lastpage :
76
Abstract :
In Digital Linear Dropout (Digital LDO) implementation for System-On-Chips (SOC), the power gates operate in triode region and are distributed in bank structure. With wide dropout, the current distribution in the power gate bank turns out to be the key challenge. The proposed work presents a methodology/algorithm to distribute the current flowing through the bank of a digital LDO uniformly in a 14nm SOC implementation. This minimizes the chances of possible hotspot and ensures reliability for the SOC.
Keywords :
"Logic gates","Field effect transistors","Decoding","Regulators","Reliability","Current distribution"
Publisher :
ieee
Conference_Titel :
Nanoelectronic and Information Systems (iNIS), 2015 IEEE International Symposium on
Type :
conf
DOI :
10.1109/iNIS.2015.73
Filename :
7434401
Link To Document :
بازگشت