DocumentCode :
3761344
Title :
Test Time Optimization for 3D-SICs Having Multiple Towers
Author :
Sumit Dhuwalia;Nikhil Khemka;Prince Gupta;Surajit Kumar Roy;Chandan Giri
Author_Institution :
Dept. of Inf. Technol., Indian Inst. of Eng. Sci. &
fYear :
2015
Firstpage :
131
Lastpage :
136
Abstract :
Advancement of VLSI technology helps semiconductor industry to manufacture Through-silicon-via (TSV) based 3D stacked ICs (SICs). During 3D assembly, multiple partial stack tests are necessary. This paper addresses test architecture optimization for 3D stacked ICs based on multiple towers with hard dies. Two different handcrafted 3D SICs comprising of SOCs from ITC´02 benchmarks are considered and overall test time is minimized based on three algorithms -- layer-by-layer, tower-by-tower and a heuristic algorithm that are presented in this paper.
Keywords :
"Three-dimensional displays","Poles and towers","Silicon carbide","Pins","Testing","Optimization","Integrated circuits"
Publisher :
ieee
Conference_Titel :
Nanoelectronic and Information Systems (iNIS), 2015 IEEE International Symposium on
Type :
conf
DOI :
10.1109/iNIS.2015.15
Filename :
7434412
Link To Document :
بازگشت