Title :
An efficient hybrid power modeling approach for accurate gate-level power estimation
Author :
A. Nocua;A. Virazel;A. Bosio;P. Girard;C. Chevalier
Author_Institution :
LIRMM - CNRS / University of Montpellier, France
Abstract :
This paper presents a hybrid power modeling approach based on an efficient library characterization methodology and an effective power estimation flow to accurately assess gate-level power consumption in a faster way. As a case study, we apply the proposed approach on 28nm Fully-Depleted Silicon On Insulator technology.
Keywords :
"Logic gates","Estimation","Integrated circuit modeling","Computational modeling","Power demand","Libraries","Timing"
Conference_Titel :
Microelectronics (ICM), 2015 27th International Conference on
Electronic_ISBN :
2159-1679
DOI :
10.1109/ICM.2015.7437976