DocumentCode :
3762894
Title :
A new FPGA-based DPLL algorithm to improve SAT solvers
Author :
Khadija Bousmar;Fabrice Monteiro;Zineb Habbas;Sofiene Dellagi;Abbas Dandache
Author_Institution :
Laboratoire de G?nie Industriel et de Production de Metz (LGIPM), Universit? de Lorraine, France
fYear :
2015
Firstpage :
287
Lastpage :
290
Abstract :
SAT (SATisfiability of Propositional Formula) is a well-known NP-Complete problem [1][2]. Conventional solvers for SAT based on traditional DPLL algorithm presents serious CPU-Times limitations, especially when addressing large size instances. These last decades, a promising approach has emerged for solving efficiently large size instances by using FPGA architectures. This paper follows this last direction and proposes a new and original DPLL solving algorithm based on FPGA. This new FPGA-based DPLL algorithm will use a new backtrack method to reduce the time of problems resolution by using registers which help to save data from the RAM.
Keywords :
"Face","Random access memory"
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2015 27th International Conference on
Electronic_ISBN :
2159-1679
Type :
conf
DOI :
10.1109/ICM.2015.7438045
Filename :
7438045
Link To Document :
بازگشت