DocumentCode :
3763766
Title :
A fast analytical approach for static power-down mode analysis
Author :
Michael Zwerger;Pantelis-Rafail Vlachas;Helmut Graeb
Author_Institution :
Institute for Electronic Design Automation, Technische Universit?t M?nchen, Munich, Germany
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, a new method for static analysis of the power-down mode of analog circuits is presented. Floating nodes are detected. The static node voltages are estimated. It can be verified that no current is flowing. The method is based on circuit structure. No numerical simulation is needed. The presented approach solves an integer constraint program. Experimental results show a speed-up of factor 2.5 compared a state-of-the-art voltage propagation algorithm. Furthermore, the presented analytical problem formulation enables fast implementation of the method using a constraint programming solver.
Keywords :
"Numerical simulation","Logic gates","Integrated circuit modeling","MOSFET","Mathematical model","Analog circuits"
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2015 IEEE International Conference on
Type :
conf
DOI :
10.1109/ICECS.2015.7440234
Filename :
7440234
Link To Document :
بازگشت