DocumentCode :
3763800
Title :
Automatic circuit generation for sequential logic debug
Author :
Helder H. Avelar;Paulo F. Butzen;Renato P. Ribas
Author_Institution :
Universidade Federal do Rio Grande - FURG, Center for Computational Science - C3
fYear :
2015
Firstpage :
141
Lastpage :
144
Abstract :
Integrated circuits (ICs) evolution follows a complex scaling process and an increasing number of transistors per chip. As feature sizes reduces, logic gates get more susceptible to manufacturing and specification errors, which makes testing an important step in their design. The early on-silicon validation of the logic functionality is very important to reduce the time-to-market and the cost of faults in new standard cell libraries. This paper presents a procedure for automatic generation of on-chip self-testers for complete logical debug of any sequential gate. All shorted and open interconnects, short-to-power, short-to-ground, stuck-open, and stuck-on faults can be detected. The analysis compares the complexity of the generated validation circuits for different latches and flip-flops. Logic and physical synthesis were performed to generate the circuit layouts and confirm its practical usability.
Keywords :
"Logic gates","Steady-state","Libraries","Circuit faults","Standards","Finite element analysis","System-on-chip"
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2015 IEEE International Conference on
Type :
conf
DOI :
10.1109/ICECS.2015.7440269
Filename :
7440269
Link To Document :
بازگشت