DocumentCode :
3763803
Title :
A four bit low power 165MS/s flash-SAR ADC for sigma-delta ADC application
Author :
Hasan Molaei;Ata Khorami;M.S. Eslampanah Sendi;K. Hajsadeghi
Author_Institution :
School of Electrical Engineering, Sharif University of Technology, Tehran, Iran
fYear :
2015
Firstpage :
153
Lastpage :
156
Abstract :
A low power four bit mixed Successive Approximation Register (SAR)-Flash Analog to Digital Converter (ADC) for Sigma-Delta ADC applications is presented. The ADC uses three comparators in order to reduce the latency of typical SAR ADCs. Three comparators are used for conversion of 2 bits per one clock cycle. One of the Digital to Analog Converters (DACs) is replaced by three resistors which can save power and area. The ADC is simulated by Cadence Spectre using TSMC 0.18um COMS technology. The power consumption at 165MS/s and 1.8V supply voltage is 1.8mW. The SNDR and SFDR for 10MHz input are 19.8dB and 28.4dB, respectively.
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2015 IEEE International Conference on
Type :
conf
DOI :
10.1109/ICECS.2015.7440272
Filename :
7440272
Link To Document :
بازگشت