DocumentCode :
3764791
Title :
Minimum multiplier implementation of a comb filter using lattice wave digital filter
Author :
Richa Barsainya;Meenakshi Aggarwal;Tarun Kumar Rawat
Author_Institution :
Division of Electronics and Communication Engineering, Netaji Subhas Institute of Technology, New Delhi-110078, India
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
The minimum hardware and low power dissipation are the main concern for efficient filter implementation. A method to design and implement the comb lattice wave digital filter with only one multiplier, small area and low power dissipation is proposed. Lattice wave digital filter is used for filter realization due to its excellent properties. A design level area optimization is done by converting constant multipliers into shifts and adds using canonical signed digit code (CSDC) technique. The filter is implemented and successfully tested on Xilinx Spartan XC3s200-4ft256 field programmable gate array (FPGA) device. The effectiveness of the proposed design method is proven with an example.
Keywords :
"Finite impulse response filters","Adders","Ports (Computers)","Transfer functions","Field programmable gate arrays","Frequency response"
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2015 Annual IEEE
Electronic_ISBN :
2325-9418
Type :
conf
DOI :
10.1109/INDICON.2015.7443491
Filename :
7443491
Link To Document :
بازگشت