DocumentCode :
3764827
Title :
Modelling and simulation of Si and InAs gate all around (GAA) nanowire transistors
Author :
Neel Chatterjee;Sujata Pandey
Author_Institution :
Electronics and Communicat ion Engineering, Amity University, Noida, Uttar Pradesh, India
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Owing to the large increase number of transistors in the CMOS logic due to the unending demand for increase in speed of electronic devices and also low power consumptions, it is becoming difficult to incorporate all the small scaled transistors onto one single plane. Nanowire transistors are now been looked upon to mitigate this particular problem due to their small size and excellent gate control all around the channel and hence the name GAA Nanowire. In this paper, simulation of Si and InAs GAA nanowire transistors is reported. This paper studies the band diagram of both along with their gate voltage and drain current dependencies. The current distribution along the channel has also been studied.
Keywords :
"Logic gates","Silicon","Transistors","Mathematical model","Current density","Nanoscale devices","Semiconductor process modeling"
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2015 Annual IEEE
Electronic_ISBN :
2325-9418
Type :
conf
DOI :
10.1109/INDICON.2015.7443527
Filename :
7443527
Link To Document :
بازگشت