DocumentCode
3765244
Title
An improved algorithm for TAM optimization to reduce test application time in core based SoC
Author
Harikrishna Parmar;Usha Mehta
Author_Institution
ECC Department, C.K. Pithawalla College of Engg & Tech, Surat, India
fYear
2015
Firstpage
443
Lastpage
446
Abstract
System-on-Chip (SOC) designs composed of many embedded cores are ubiquitous in today´s integrated circuits. Each of these cores requires to be tested separately after manufacturing of the SoC. That´s why, modular testing is adopted for core-based SoCs, as it promotes test reuse and permits the cores to be tested without comprehensive knowledge about their internal structural details. Such modular testing triggers the need of a special test access mechanism (TAM) to build communication between core I/Os and TAM and promises to minimize overall test time. In this paper, various issues are analyzed to optimize the TAM, which comprises the optimal partitioning of TAM width, assignment of cores to partitioned TAM width etc.
Keywords
"Testing","Algorithm design and analysis","Bandwidth","Partitioning algorithms","Optimization","Simulation","Clocks"
Publisher
ieee
Conference_Titel
Electrical and Computer Engineering (WIECON-ECE), 2015 IEEE International WIE Conference on
Type
conf
DOI
10.1109/WIECON-ECE.2015.7443963
Filename
7443963
Link To Document