• DocumentCode
    3766960
  • Title

    A Linear Array passively quenched Single Photon Avalanche Diode

  • Author

    Suhaila Isaak;Siti Norazlin binti Bahador

  • Author_Institution
    Computational and Nanotechnology Engineering Research Group (CoNE) Infocomm Research Alliance, Faculty of Electrical Engineering, Universiti Teknologi Malaysia, 81310 Johor Bahru, Malaysia
  • fYear
    2015
  • Firstpage
    441
  • Lastpage
    446
  • Abstract
    The integrated circuit design of Single Photon Avalanche Diode (SPAD) with quenching circuit in CMOS is highly desirable photon detection at high rates, but low counting rates constrain image acquisition rates and dynamic range. The characterization should primarily define the dead time of quenching SPAD circuit in order to estimate the SPAD performance prior fabrication. This paper reports the development and characterization of the mathematical model SPAD on passively quenched SPAD circuit with ballast resistor. An improved model in defining the dead time (tD) response for SPAD is used to characterize the performance of 8×1 passively quenched SPAD array. The time response for both quenching and recharging time are developed for 180 nm depletion layer which means low voltage technology. Hence that, the 8×1 passively SPAD array circuit is designed by using Silterra 180nm CMOS technology for uncorrelated time measurements with on-chip 4-bit counter to improve the counting rate. The passive quenching circuit design on-chip would enable the capability to perform at higher speed, which is more than 100 kHz. In addition, are presented in this paper.
  • Keywords
    "Photonics","Integrated circuit modeling","Numerical models","Semiconductor device modeling","Electric breakdown","Breakdown voltage","CMOS process"
  • Publisher
    ieee
  • Conference_Titel
    Research and Development (SCOReD), 2015 IEEE Student Conference on
  • Type

    conf

  • DOI
    10.1109/SCORED.2015.7449375
  • Filename
    7449375