DocumentCode :
3767742
Title :
Design and analysis of charge pump for PLL at 90nm CMOS technology
Author :
Ravi Chandra; Anurag
Author_Institution :
VLSI Design, C-DAC, Mohali, India
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
The aim of this research is to design a charge pump to improve current matching, wide range of output voltage, fast switching operation and reduce charge sharing in transistor. The design of charge pump is proposed and simulated in cadence virtuoso ADE and ADXL tools at 90nm CMOS technology. Current mismatching is analysed with Monte Carlo simulation and output variation is calculated on PVT. The designed charge pump achieves wide output voltage swing 0.5~1V, improve current mismatching approximate 0.5% and power dissipation of 320 μW.
Keywords :
"Charge pumps","Phase locked loops","Clocks","Phase frequency detector","Voltage-controlled oscillators","MOSFET"
Publisher :
ieee
Conference_Titel :
Recent Advances in Engineering & Computational Sciences (RAECS), 2015 2nd International Conference on
Type :
conf
DOI :
10.1109/RAECS.2015.7453311
Filename :
7453311
Link To Document :
بازگشت