Title :
Design and implementation of ASIC verification platform for the SAR algorithm
Author :
Zhubin Wang;Chen Yang;He Chen;Yu Xie
Author_Institution :
Beijing Key Laboratory of Embedded Real-time Information Processing Technology, Beijing Institute of Technology, Beijing 100081, China
Abstract :
This paper presents a method of the implementation of a verification platform. The platform is applied to an ASIC chip designed for the key algorithm of SAR signal processing. The design is a complicated process and the chip function is computationally burdensome, thus the verification is difficult. Balancing the competing demands for efficiency, quality, time and cost, the verification platform is carefully designed using the Verilog language, with Synopsys VCS-MX2009 adopted. The experimental results show that the design errors of timing and anti-protocols have been exactly checked out and the verification coverage reaches 100% at last. The platform possesses satisfying characteristics such as high performance, fine configurability, flexibility and expansibility.
Conference_Titel :
Radar Conference 2015, IET International
Print_ISBN :
978-1-78561-038-7
DOI :
10.1049/cp.2015.1320