DocumentCode :
3769951
Title :
A novel approach to design a redundant binary signed digit adder cell using reversible logic gates
Author :
Vandana Shukla;O. P. Singh;G. R. Mishra;R. K. Tiwari
Author_Institution :
Amity School of Engineering & Technology, Amity University Uttar Pradesh, Lucknow Campus, India
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Redundant Binary Signed Digit (RBSD) number system motivates the researchers to design high speed processing devices. RBSD adders can perform fast addition of two numbers due to the phenomenon of the absence of carry calculation and manipulation requirement. This paper presents a novel approach to design RBSD adder cell using some basic reversible logic gates such as feynman, BJN and peres gate. This adder cell design can be considered as an initial work for the low loss as well as high speed digital systems. Moreover, there is scope of further optimization of various performance parameters to enhance the efficiency of the designed adder circuit. This proposed designed is simulated using Modelsim tool and synthesised for Xilinx Spartan 3E with Device XC3S500E with 200 MHz frequency.
Keywords :
"Logic gates","Adders","Performance evaluation","Digital systems","Integrated circuit modeling","Frequency synthesizers","Digital circuits"
Publisher :
ieee
Conference_Titel :
Electrical Computer and Electronics (UPCON), 2015 IEEE UP Section Conference on
Type :
conf
DOI :
10.1109/UPCON.2015.7456732
Filename :
7456732
Link To Document :
بازگشت