DocumentCode :
3770130
Title :
Flipping based high performance pipelined VLSI architecture for 2-D discrete wavelet transform
Author :
Swati Todkar;P.V.S. Shastry
Author_Institution :
Department of E&TC, Cummins College of Engineering for Women, Karve Nagar Pune 411052
fYear :
2015
Firstpage :
832
Lastpage :
836
Abstract :
In this paper, a flipping based reduced area high speed pipelined VLSI architecture for 2-D DWT is proposed. The direct implementation of lifting 9/7 filter has long critical path and requires large buffer size hence it is slower and requires large chip area. The proposed architecture has critical path of only one multiplier delay (Tm) with only 54 registers and buffer requirement will be only 2N to process N × N image. Critical path delay of Tm is achieved with pipelining of flipping structure and buffer requirement of 2N is achieved with the overlapped strip based scanning and calculation of one intermediate coefficient. The proposed architecture is described using VHDL and implemented on FPGA.
Keywords :
"Discrete wavelet transforms","Registers","Delays","Memory management","Program processors"
Publisher :
ieee
Conference_Titel :
Applied and Theoretical Computing and Communication Technology (iCATccT), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICATCCT.2015.7456998
Filename :
7456998
Link To Document :
بازگشت