DocumentCode :
3770216
Title :
A high-throughput deblocking filter VLSI architecture for HEVC
Author :
Wei Zhou;Jingzhi Zhang;Xin Zhou;Tongqing Liu
Author_Institution :
School of Electronics and Information, Northwestern Polytechnical University, Xi´an, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a novel VLSI hardware architecture for the real-time high-throughput implementation of the HEVC deblocking filtering. Based on the proposed implementation-friendly boundary judgment method, a dedicated multi-parallel architecture composed of four parallel filtering cores, parallel luma/chroma filtering and parallel vertical/horizontal edges filtering is presented. Experimental results demonstrate that the proposed architecture can greatly improve the performance at the expense of the slightly increased hardware cost compared to the previously known architecture in HEVC. The proposed architecture can also meet the real-time requirement of the deblocking filter for 8K×4K video format at 123fps under 278MHz clock rate.
Keywords :
"Filtering","Algorithm design and analysis","Filtering algorithms","Very large scale integration","Hardware","Random access memory","Encoding"
Publisher :
ieee
Conference_Titel :
Visual Communications and Image Processing (VCIP), 2015
Type :
conf
DOI :
10.1109/VCIP.2015.7457824
Filename :
7457824
Link To Document :
بازگشت