Title :
Reconfigurable instruction set processors: an implementation platform for interactive multimedia applications
Author :
Barat, Francisco ; Jayapala, Murali ; de Beeck, Pieter Op ; Deconinck, Geert
Author_Institution :
ESAT/ACCA, Katholieke Univ., Leuven, Belgium
Abstract :
Future interactive multimedia applications are characterized by a large variety of compression algorithms with highly parallel nested loops. It will not be efficient to design custom processors suitable for this wide range of applications due to the uncertainty on what is going to be executed. Instead, we must find ways to cope with such dynamic and compute intensive tasks. Reconfigurable instruction set processors can cope with this dynamism by specializing the hardware to the algorithm at hand at runtime. They achieve this thanks to a flexible fabric of coarse grained processing elements that can be reconfigured to perform different complex algorithms. This paper analyzes the performance improvements obtained by such programmable structures and discusses some of the critical issues, such as reconfiguration times.
Keywords :
data compression; digital signal processing chips; instruction sets; interactive systems; multimedia systems; parallel algorithms; parallel architectures; performance evaluation; program control structures; reconfigurable architectures; coarse grained processing elements; compression algorithms; flexible fabric; interactive multimedia applications; parallel nested loops; performance improvements; reconfigurable instruction set processors; Acceleration; Algorithm design and analysis; Application software; Compression algorithms; Decoding; Discrete cosine transforms; Hardware; Layout; MPEG 4 Standard; VLIW;
Conference_Titel :
Signals, Systems and Computers, 2001. Conference Record of the Thirty-Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
Print_ISBN :
0-7803-7147-X
DOI :
10.1109/ACSSC.2001.986972